2019-01-25 01:59:53 +00:00
|
|
|
using ChocolArm64.Decoders;
|
|
|
|
using ChocolArm64.State;
|
|
|
|
using ChocolArm64.Translation;
|
|
|
|
using System.Reflection.Emit;
|
|
|
|
|
|
|
|
using static ChocolArm64.Instructions.InstEmit32Helper;
|
|
|
|
|
|
|
|
namespace ChocolArm64.Instructions
|
|
|
|
{
|
|
|
|
static partial class InstEmit32
|
|
|
|
{
|
|
|
|
public static void B(ILEmitterCtx context)
|
|
|
|
{
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 16:06:11 +00:00
|
|
|
IOpCode32BImm op = (IOpCode32BImm)context.CurrOp;
|
2019-01-25 01:59:53 +00:00
|
|
|
|
|
|
|
if (context.CurrBlock.Branch != null)
|
|
|
|
{
|
|
|
|
context.Emit(OpCodes.Br, context.GetLabel(op.Imm));
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
2019-04-26 04:55:12 +00:00
|
|
|
context.EmitStoreContext();
|
2019-01-25 01:59:53 +00:00
|
|
|
context.EmitLdc_I8(op.Imm);
|
|
|
|
|
|
|
|
context.Emit(OpCodes.Ret);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Bl(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
Blx(context, x: false);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Blx(ILEmitterCtx context)
|
|
|
|
{
|
|
|
|
Blx(context, x: true);
|
|
|
|
}
|
|
|
|
|
|
|
|
public static void Bx(ILEmitterCtx context)
|
|
|
|
{
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 16:06:11 +00:00
|
|
|
IOpCode32BReg op = (IOpCode32BReg)context.CurrOp;
|
2019-01-25 01:59:53 +00:00
|
|
|
|
2019-04-26 04:55:12 +00:00
|
|
|
context.EmitStoreContext();
|
2019-01-25 01:59:53 +00:00
|
|
|
|
|
|
|
EmitLoadFromRegister(context, op.Rm);
|
|
|
|
|
|
|
|
EmitBxWritePc(context);
|
|
|
|
}
|
|
|
|
|
|
|
|
private static void Blx(ILEmitterCtx context, bool x)
|
|
|
|
{
|
Implement some ARM32 memory instructions and CMP (#565)
* Implement ARM32 memory instructions: LDM, LDR, LDRB, LDRD, LDRH, LDRSB, LDRSH, STM, STR, STRB, STRD, STRH (immediate and register + immediate variants), implement CMP (immediate and register shifted by immediate variants)
* Rename some opcode classes and flag masks for consistency
* Fix a few suboptimal ARM32 codegen issues, only loads should be considered on decoder when checking if Rt == PC, and only NZCV flags should be considered for comparison optimizations
* Take into account Rt2 for LDRD instructions aswell when checking if the instruction changes PC
* Re-align arm32 instructions on the opcode table
2019-01-29 16:06:11 +00:00
|
|
|
IOpCode32BImm op = (IOpCode32BImm)context.CurrOp;
|
2019-01-25 01:59:53 +00:00
|
|
|
|
|
|
|
uint pc = op.GetPc();
|
|
|
|
|
|
|
|
bool isThumb = IsThumb(context.CurrOp);
|
|
|
|
|
|
|
|
if (!isThumb)
|
|
|
|
{
|
|
|
|
context.EmitLdc_I(op.GetPc() - 4);
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
context.EmitLdc_I(op.GetPc() | 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
context.EmitStint(GetBankedRegisterAlias(context.Mode, RegisterAlias.Aarch32Lr));
|
|
|
|
|
|
|
|
//If x is true, then this is a branch with link and exchange.
|
|
|
|
//In this case we need to swap the mode between Arm <-> Thumb.
|
|
|
|
if (x)
|
|
|
|
{
|
|
|
|
context.EmitLdc_I4(isThumb ? 0 : 1);
|
|
|
|
|
|
|
|
context.EmitStflg((int)PState.TBit);
|
|
|
|
}
|
|
|
|
|
|
|
|
InstEmitFlowHelper.EmitCall(context, op.Imm);
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|